: Dr.P. Kishore

Designation: Associate Professor

Name

Department: Electronics & Communication Engineering

Mail.I.D : kishore\_p@vnrvjiet.in



## 1. Educational / Technical qualifications:

| S.No | Level (UG / PG / Ph.D) | Year of passing | Specialization    |
|------|------------------------|-----------------|-------------------|
| 1    | Ph.D                   | 2018            | Low Power VLSI    |
| 2    | PG(M.Tech)             | 2007            | VLSI SYTEM DESIGN |
| 3    | UG(B.E)                | 2004            | E.C.E             |

# 2. Teaching and Learning:

2.1. Teaching Interests:

Analog Communications, VLSI Design, Low power VLSI, Probability Theory and Random Processes, Signals and Systems, Digital Signal Processing, Digital System Design, Electronic Devices and Circuits, Algorithms for VLSI design automation, Scripting Languages for VLSI design automation.

- 2.1 Novel Teaching & Learning Techniques adopted: WIT & WIL
- 2.2 Involvement in curriculum updating / Design: Updated the contents of CMOS Digital IC design, Prepared the syllabus for CMOS Digital IC design, Low Power VLSI design for P.G. Prepared the syllabus for Electives under VLSI domain –R18 and R19 batches of U.G

# 3. Co-curricular and Extra-Curricular Activities

- 3.1. Interests and Hobbies: Internet browsing and Playing Cricket
- 3.2. CCA/ECA Organized: Coordinator for organizing badminton in sports fest 2015.
- 3.3. CCA/ECA participated: Nil
- 3.4. Counseling and Mentoring Activity:

Counseling being done for the allotted students and helping in their personal and academic problems.

3.5. Committees involved in:

Department level:

- Coordinator PG VLSI since March 2021.
- Member of Department Research Committee since November, 2019
- Member of Anti Ragging & Disciplinary Committee 2018-19 academic year.
- Member of Board of Studiessince 2018-19 academic year.
- Member of Academic Development Committee since March 2018.
- Department NBA coordinator (2017-21)
- Coordinator CRC for I<sup>st</sup> and 3<sup>rd</sup> Years(2017-21)
- Member of Project review committee for IV-ECE-2.(2016-21)
- Member of Project Review Committee (PG-VLSI System Design).
- Member of Program Assessment Committee (PG-VLSI System Design).
- Member of Program Assessment Committee (UG-ECE).
- Member of Research Project Proposal Reviews
- Coordinator for Invigilation duties since 2014 to till date.
- Member of Website and Communication Committee of IACC-2017.
- Coordinator of TEQIP-II.(2014-15)
- Coordinating Member of P.G school (VLSI) during 2015-16.
- Coordinator of UG NBA application work during 2014-16.



Institute Level:

- Faculty Advisor for IEEE Circuits and Systems society of VNR IEEE Student branch.
- Convener of Open House project Expo-2019 and 2020.
- Faculty Advisor for IEEE Circuits and Systems society of VNR IEEE Student branch.
- Coordinator of CONVERGENCE-2K18
- Convener of CONVERGENCE 2K18( Reloaded), October 2018
- Liaison officer for NAAC-cycle II peer team visit-July 2018.
- Member of NAAC –A++ Committee.
- Member of Research and Development Committee since March 2018
- Member of Refreshments committee for Sports fest -2018
- Member of Anti Ragging & Disciplinary Committee since 2017-18
- Coordinator of CONVERGENCE-2K17
- Member of Refreshments committee for Sports fest 2016, 2017, 2018, 2019, 2020, 2022.
- Member of disciplinary committee for Syntilatunz and Annual day celebrations-2016

## 4. Conference / Workshop / Seminar / Guest Lectures:

- 4.1. Conducted:
  - Organized a Distinguished lecture on "State of the art Silicon VLSI: Industrial face of Nanotechnology" by Dr. Michael Shur on 01-06-2021 in association with IEEE Hyderabad section.
  - Organized a webinar on "Demystifdying Electromagnetics" in association with IEEE VNRVJIET SB and CASS SBC on 03-05-2021.
  - 2-week FDP on " System Design Methodologies for Embedded, IoT, AI, & HPC using Intel FPGA (Industry supported- Intel India)" jointly organized by E&ICT Academy, NIT Patna in during 19th April 2020 to 30th April 2020, in association with NIT Patna, MNIT Jaipur and IIT Guiwahati.
  - Organized a webinar on "IoT is the new IT" in association with IEEE VNRVJIET SB and CASS SBC on 05-10-2020.
  - A 10 Day FDP on "Digital tools for writing, authoring and reviewing manuscripts" during 21<sup>st</sup> September 2020 to 2nd October 2020, in association with NIT Patna and MNIT Jaipur.
  - Organized a two week FDP on "Python Programming-An Industrial Perspective" in association with NIT Patna from December 2 – 6, 2019 through National Knowledge Network under the "Scheme of financial assistance for setting up of Electronics and ICT Academies" by the Ministry of Electronics and InformationTechnology (MeitY), Government of India. This programme is endorsed by AICTE /UGC / NBA.
  - Organized a two day workshop on "IoT and Drones", during 26th -27th January 2019 in association withleadingindia.ai, in the department of ECE, VNR VJIET in association with Leadingindia.ai of Bennett University.
  - Organized a two day workshop on "Machine Learning" during 5th -6th October 2018, in the department of ECE, VNR VJIET, and Hyderabad.

- Organized one day workshop on "XILINX FPGAs" during 17th October 2014, in the Department of ECE, VNR VJIET, and Hyderabad.
- Organized a workshop on "PCB Design & Fabrication" under industry oriented skill up graduation program during 11th -19th January 2016, in the Department of ECE, VNR VJIET, Hyderabad
- 4.2 Attended:
  - Two week online FDP on "System Design Methodologies for Embedded, IoT, AI, & HPC using Intel FPGA" jointly organised by Electronics and ICT Academies held from 19th April to 30 April, 2021 under the "Scheme of financial assistance for setting up of Electronics and ICT Academies" of the Ministry of Electronics and Information Technology (MeitY), Government of India.
  - 5 Day PDP on "Basics of Python Programming" Organized by VNRVJIET during 9<sup>th</sup>-13<sup>th</sup> November 2020.
  - Successfully completed the AICTE Sponsored One Week Online Short Term Training Program on ICT Tools for Engineering College Teaching and Outcome Based Learning Organised by Department of Electronics & Communication Engineering, Raghu Institute of Technology (Autonomous) During 5<sup>th</sup> October - 10<sup>th</sup> October, 2020.
  - Two week online FDP on "Demystifying 5G RF ASICs" jointly organised by Electronics and ICT Academies held from 24 August to 04 September, 2020 under the "Scheme of financial assistance for setting up of Electronics and ICT Academies" of the Ministry of Electronics and Information Technology (MeitY), Government of India.
  - Two week online FDP on "Python Programming" jointly organised by Electronics and ICT Academies held from 7<sup>th</sup> September, 2020 to 18<sup>th</sup> September 2020 under the "Scheme of financial assistance for setting up of Electronics and ICT Academies" of the Ministry of Electronics and Information Technology (MeitY), Government of India.
  - participated & completed successfully AICTE Training And Learning (ATAL) Academy Online FDP on " Control Systems & Sensors Technology" from 17-08-2020 to 21-08-2020 at Government College of Engineering, Srirangam.
  - Attended a 5 Day PDP on "NBA in a Nutshell" organized by IEEE VNRVJIET SB during 27<sup>th</sup> July 2020 to 31<sup>st</sup> July 2020.
  - One week FDP on "Artificial Intelligence and Machine Learning" Organized by VNRVJIET during 13<sup>th</sup>-17<sup>th</sup> July 2020.
  - One Week FDP on "VNR Initiatives and awareness on OBE"Organized by VNRVJIET during 6<sup>th</sup>-11<sup>th</sup> July 2020.
  - One Week FDP on "Effective Onlione Teaching using ICT tools" Organized by VNRVJIET during 29<sup>th</sup> June-04<sup>th</sup> July 2020.
  - Participated & completed successfully AICTE Training And Learning (ATAL) Academy Online FDP on "Artificial Intelligence" from 27-04-2020 to 01-05-2020 at Motilal Nehrunational Institute of Technology Allahabad.
  - AICTE Sponsored Five day Faculty Development Programme on "Research Methodology and IPR", during 5th August 2019 to 9th August 2019 Organized by JNTUH Hyderabad.
  - One week workshop on "Wireless and Mobile Communication" during 1<sup>st</sup> -6<sup>th</sup> July 2019, Jointly Organized by Electronics and ICT Academy & NIT Warangal in association with department of ECE, VNR VJIET, Hyderabad.
  - Five day workshop on "VLSI Chip Design Hands on using Open Source EDA" during 8h -12th July 2019 funded by MeitY, Govt.of India organized by Electronics and ICT Academy, NIT Patna in association with department of ECE, VNR VJIET, Hyderabad.

- Five day workshop on "Robotics &AI"during 24th -28th June 2019 funded by MeitY, Govt.of India organized by Electronics and ICT Academy, NIT Patna in association with department of ECE, VNR VJIET, Hyderabad.
- Five day workshop on "Embedded Systems & Interfacing(Hands-On)", during 10h 14th June 2019 funded by MeitY, Govt.of India organized by Electronics and ICT Academy, NIT Patna in association with department of ECE, VNR VJIET, Hyderabad.
- Two day workshop on "IoT and Drones", during 26th -27th January 2019 in association withleading india.ai, in the department of ECE, VNR VJIET in association with Leading india.ai of Bennett University.
- Attended a workshop on "Artificial Intelligence and Deep Learning" organized by SR Engg College, Warangal, during 17<sup>th</sup> June 2018 to 19<sup>th</sup>June 2018.
- Attended a Two week ISTE STTP on "CMOS Mixed Signal and RF VLSI Design" organized by IITKharagpur at VNRVJIET, Hyderabad,30<sup>th</sup> January 2017 to 04<sup>th</sup> February 2017.
- Attended a one week national workshop on "Recent Advancements in VLSI Technology and Design Using EDA Tools(VLSITP2016)" organized by JNTUK, Kakinada during 20 th 24 th July 2016.
- Participated inTEQIP-II sponsored 3 day Faculty development programme on "VLSI Digital signal processing" Organized by GRIET during 28/01/2016 to 30/11/2016.
- Attended a faculty development programme on "VLSI SYSTEM Design" Organized by MLRITM, Hyderabad on 28/11/2015.
- Attended a TEQIP-II sponsored training programme on "VLSI Design flow using CAD tools" Organized by VNRVJIET during 27/07/2015 to 07/08/2015.
- Attended a Workshop on "Control Systems" under the National Mission on Education through ICT (MHRD, Govt. of India) from during 02/12/2014 to 12/12/2014 in the GRIET, Hyderabad.
- Attended a Workshop on "Wireless sensor nodes" organized by Dept .of ECE,VNRVJIET, Hyderabad in collaboration with ITRA,New Delhi during 19<sup>th</sup> to 20<sup>th</sup> December 2014.
- Attended a Workshop on "ASIC Design Flow Using Industry Standard EDA Tools"organized by Dept. of ECE, VNRVJIET, Hyderabad during 21<sup>st</sup> To 27<sup>th</sup> Aug 2014.
- Attended a workshop on "VLSI Design" sponsored by AICTE and organized by Department of Electronics and communication Engineering, VNRVJIET, Hyderabad during 20<sup>th</sup> May 2013 to 01<sup>st</sup> June 2013.
- Attended a workshop on "MATLAB & its applications in Communications and Signal Processing" organized by Department of Electronics and communication Engineering , Andhra University College of Engineering(A), Visakhapatnam in association with the Academy of Design and Architecture, Hyderabad during 12<sup>th</sup> to 13<sup>th</sup> Nov, 2011.
- Attended a two week faculty updation program on "System Design using FPGA"(FUTURE) sponsored by MHRD organized by CDAC,Hyderabad during 17<sup>th</sup> May to 29<sup>th</sup> May 2009.
- Participated in a one week short term course on "Technology CAD for VLSI Design"sponsored by AICTE and MHRD organized by Department of E&EC,IIT Kharagpur and Department of ECE,AUCE(A) during 1<sup>st</sup> June to 7<sup>th</sup> June 2009.
- Participated in a workshop on "Advances in Signal & image processing" organized by Dept. of ECE, JNTU college of engineering, Kakinada during 20<sup>th</sup> -21<sup>st</sup> October 2008.

- Participated in a workshop on "Electromagnetics and Applications" organized by Dept. of ECE&EEE .BVC engineering college, Odalarevu during 8<sup>th</sup> -9<sup>th</sup> March 2008.
- Participated in a "workshop on Electromagnetics" organized by Dept. of ECE, ANITS, Visakhapatnam during 20<sup>th</sup> -21<sup>st</sup> October 2007.

#### 5. Academic Contribution and Research & Consultancy:

- 5.1. Invited Lectures: Delivered a Lecture in a 5 Day PDP on "NBA in a Nutshell" organized by IEEE VNRJIET SB during 27<sup>th</sup> July 2020 to 31<sup>st</sup> July 2020.
- 5.2. Articles/Chapterspublished inBooks: NIL
- 5.3. Bookspublishedassingleauthororaseditor: Design of Low Power and High Performance Logic Circuits, Lambert Academic Publisher, 2018. © Kishore Pinninti, ISBN:978-613-9-44568-4
  - 5.4. Projects Guided:
    - a) UG: 20
    - b) PG: 03
  - 5.5. Research Interests:

Low power VLSI, VLSI architectures for Video Processing, Fault Tolerance.

- 5.6. Ph.D students:
- a) Enrolled: NIL
- b) Submitted: NIL
- c) Awarded: NIL
- 5.7. Papers published in reviewed Journals:

| S.No | Title of the<br>Paper                                                                                                                                 | Journal Name<br>Vol.No. PP                                                       | ISBN/ISSN<br>No.   | Impact<br>Factor/<br>Citation<br>Index | National/<br>International |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--------------------|----------------------------------------|----------------------------|
| 1    | Implementation<br>of Multi Bit Even<br>Parity Generator<br>and Checker<br>Circuits Using<br>Quantum Cell<br>Automata (QCA)<br>Based Majority<br>Gates | Design<br>Engineering,Issue:09,<br>pp. 6740-6751                                 | ISSN:0011-<br>9342 | 1.409                                  | International              |
| 2    | Low Area and<br>Reduced Delay of<br>Encoded Data<br>Using Modified<br>BWAR                                                                            | International Journal<br>of Advanced Science<br>and Technology.<br>pp. 6181-6188 | ISSN:<br>2005-4238 | 0.475                                  | International              |
| 3    | Performance<br>analysis of<br>OFDM and<br>FBMC over<br>selective<br>channels,                                                                         | Materials Today:<br>Proceedings, pp.<br>4237–4242.                               | ISSN:2214-<br>7853 | H-index-<br>27                         | International              |
| 4    | Detection and<br>analysis of<br>Alzheimer's<br>disease using<br>various machine                                                                       | Materials Today:<br>Proceedings                                                  | ISSN:2214-<br>7853 | H-index-<br>27                         | International              |

|    | learning<br>algorithms                                                                                     |                                                                                  |                       |                                        |               |
|----|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----------------------|----------------------------------------|---------------|
| 5  | Design of<br>automated<br>identification of<br>alcoholic drivers<br>in intoxicated<br>state                | Materials Today:<br>Proceedings                                                  | ISSN:2214-<br>7853    | H-index-<br>27                         | International |
| 6  | Design of high<br>performance<br>adder using<br>modified GDI<br>based full adder                           | Journal Of<br>Mechanics Of<br>Continua And<br>Mathematical<br>Sciences           | ISSN:0973-<br>8975    | 2.8                                    | International |
| 7  | Low Area and<br>Reduced Delay of<br>Encoded Data<br>Using Modified<br>BWAR,                                | International Journal<br>of Advanced Science<br>and Technology, pp.<br>6181-6188 | ISSN:<br>2005-4238    | SJR:0.18<br>Impact<br>factor :<br>0.41 | International |
| 8  | Design of Low<br>Power and High<br>Performance<br>Phase Detector<br>Using MOD- GDI<br>Technique.           | International Journal<br>of Research, pp.60-<br>65                               | ISSN NO:<br>2236-6124 | 5.7                                    | International |
| 9  | FPGA<br>implementation<br>of Fault<br>Diagnosing of<br>Interconnects in<br>SRAM Based<br>FPGA's,           | Journal of Applied<br>Science And<br>Computations,<br>pp.199-203                 | ISSN NO:<br>1076-5131 | 5.8                                    | International |
| 10 | Design of Low<br>Power and High<br>performance<br>NAND Based<br>Flip-Flops Using<br>Mod-<br>GDI Technique& | Journal of Applied<br>Science And<br>Computations,<br>pp.2027-2031               | ISSN NO:<br>1076-5131 | 5.8                                    | International |
| 11 | FPGA<br>Implementation<br>of VLSI<br>Architecture for<br>Random Early<br>Detection<br>Gateways for         | International Journal<br>of Research, pp.<br>2309-2315                           | ISSN NO:<br>2236-6124 | 5.7                                    | International |

|    | Congestion<br>Avoidance                                                                                             |                                                                                                                          |                          |         |               |
|----|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------|---------|---------------|
| 12 | An Efficient Test<br>Data<br>Compression<br>Scheme Using<br>Optimal Selective<br>Huffman Coding                     | International Journal<br>of Research,<br>pp.2107-2112                                                                    | ISSN NO:<br>2236-6124    | 5.7     | International |
| 13 | Alzhemer's disease<br>detection using<br>different machine<br>learning algorithms                                   | The International<br>journal of analytical<br>and experimental<br>modal analysis                                         | ISSN<br>NO:0886-<br>9367 | 6.3     | International |
| 14 | Benign and<br>Malignant Tumor<br>Classification<br>using Machine<br>Learning<br>Technique                           | International Journal<br>of Recent Technology<br>and Engineering<br>(IJRTE)                                              | ISSN: 2277-<br>3878      | 6.04    | International |
| 15 | Implementation<br>of Symbol<br>Synchronizer<br>Using ZynqSoc                                                        | International Journal<br>of Management,<br>Technology and<br>Engineering, pp. 476-<br>487.                               | ISSN NO :<br>2249-7455   | 6.3     | International |
| 16 | Design of Low<br>Power and High<br>Speed Braun<br>Multiplier using<br>Modified Gate<br>Diffusion Input<br>Technique | International Journal<br>of Computer Science<br>and Information<br>Security (IJCSIS),<br>Vol. 14, No. 11,<br>pp.408-412. | ISSN 1947-<br>5500       | 0.519   | International |
| 17 | Low power and<br>high speed carry<br>save adder using<br>modified gate<br>diffusion input<br>technique              | ARPN Journal of<br>Engineering and<br>Applied Sciences,<br>VOL. 11, NO. 21,pp.<br>12653-12659.                           | SSN 1819-<br>6608        | SJR:0.2 | International |
| 18 | Design of Low<br>voltage, Low<br>Power and High<br>Speed Logic<br>Gates Using<br>Modified GDI<br>Technique          | International Journal<br>of Latest Trends in<br>Engineering and<br>Technology<br>(IJLTET), Vol 7 Issue<br>2, pp.435-444. | ISSN:<br>2278-621X       | 0.68    | International |
| 19 | A Novel Low<br>power and Area<br>Efficient Carry-<br>Lookahead Adder                                                | International Journal<br>of Science and<br>Research                                                                      | ISSN 2319-<br>7064       | 4.438   | International |

|    | Using MOD-GDI      | (IJSR);Vol.4,Issue-   |            |       |               |
|----|--------------------|-----------------------|------------|-------|---------------|
|    | Technique          | 5,pp1205-1210.        |            |       |               |
|    | Motion             | International Journal | ISSN:      | 3.14  | International |
|    | Estimation in      | of Engineering        | 0975-5462. |       |               |
| 20 | Mpeg-4 Video       | Science and           |            |       |               |
| 20 | Sequence Using     | Technology            |            |       |               |
|    | Block Matching     | (IJEST); Vol.3, Issue |            |       |               |
|    | Algorithm          | 12,pp. 8466 - 8472.   |            |       |               |
|    | Implementation     | International Journal | ISSN:      | 3.14  | International |
|    | of Dual-Core       | of Engineering        | 0975-5462. |       |               |
| 21 | Multithreaded      | Science and           |            |       |               |
| 21 | Processor on       | Technology            |            |       |               |
|    | Xilinx Spartan-III | (IJEST), Vol.3, Issue |            |       |               |
|    | FPGA               | 12, pp.8473 - 8478.   |            |       |               |
|    | Image              | International Journal | ISSN :     | .0413 | International |
|    | Segmentation of    | of Electronics and    | 2230-7109, |       |               |
|    | Moving Image       | Communication         |            |       |               |
| 22 | Sequence Using     | Technology Science    |            |       |               |
|    | Motion Vector      | and Technology        |            |       |               |
|    | Estimation         | (IJECT);              |            |       |               |
|    | Algorithm          | Vol. 3, Issue 2,, pp. |            |       |               |
|    |                    | 248-254               |            |       |               |

5.8. Papers presented at National / International conferences:

| S.N<br>o | Title of the Paper                                                                                                                                             | Names of the Conference/<br>Seminars                                                                                                          | National/<br>Internationa<br>l | Period                         |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------------------|
| 1        | Mental Health<br>Disorder Analysis<br>Using Convolution<br>Neural Network<br>Based Speech<br>Signal Model With<br>Integration Of<br>Artificial<br>Intelligence | 4th International Conference<br>on Recent Developments in<br>Control, Automation & Power<br>Engineering (RDCAPE)                              | International                  | 7th -8th<br>October 2021       |
| 2        | Satellite based<br>Road Tagger GPS<br>Radio-Navigation<br>system with<br>Integration of<br>Artificial<br>Intelligence                                          | 4th International Conference<br>on Recent Developments in<br>Control, Automation & Power<br>Engineering (RDCAPE)                              | International                  | 7th -8th<br>October 2021       |
| 3        | "Implementation of<br>digital phase<br>locked loop using<br>CMOS<br>technology"                                                                                | First International<br>Conference on Advances in<br>Electrical, Computing,<br>Communications and<br>Sustainable Technologies<br>(ICAECT 2021) | International                  | 19th -20th<br>February<br>2021 |

| r  |                                                                                                                            |                                                                                                                                                              |               | 1                                                 |
|----|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------------------------------------------|
| 4  | A Modified Novel<br>Signal Flow Graph<br>and Memory-<br>Based Radix-8 FFT<br>Processor Design                              | the Fourth International<br>Conference on Smart<br>Computing and Informatics<br>Smart Computing Techniques<br>and Applications                               |               | 5 <sup>th</sup> to 6 <sup>th</sup><br>June 2020   |
| 5  | A Review on<br>Comparative<br>Analysis of Add-<br>Shift Multiplier<br>and Array<br>Multiplier<br>Performance<br>Parameters | Proceedings of International<br>Conference on Advances in<br>Computer Engineering and<br>Communication Systems                                               | International | 13 <sup>th</sup> -14 <sup>th</sup><br>Auguts 2020 |
| 6  | Performance<br>Comparison for<br>Ripple carry adder<br>using Various<br>Logic Design                                       | International Conference on<br>Advances in Signal<br>processing, Power,<br>Embedded, Soft Computing,<br>Communication and Control<br>Systems<br>(ICSPECS-19) | International | 11th-12th<br>January 2019.                        |
| 7  | Riverbed Modeler<br>Simulation based<br>performance<br>analysis of routing<br>protocols in mobile                          | International Conference on<br>Advances in Signal<br>processing, Power,<br>Embedded, Soft Computing,<br>Communication and Control<br>Systems<br>(ICSPECS-19) | International | 11th-12th<br>January 2019.                        |
| 8  | Low power and<br>High speed<br>synchronous carry<br>generate adder                                                         | International Conference on<br>Advances in Signal<br>processing, Power,<br>Embedded, Soft Computing,<br>Communication and Control<br>Systems<br>(ICSPECS-19) | International | 11th-12th<br>January 2019.                        |
| 9  | Low Power and<br>High Speed<br>Optimized 4-bit<br>Array Multiplier<br>using MOD-GDI<br>Technique                           | 7th IEEE International<br>Advance<br>Computing Conference (IAC<br>C-2017)                                                                                    | International | 5th-7th<br>January 2017                           |
| 10 | Design and<br>Implementation of<br>Remote Terminal<br>for MIL-STD-1553<br>B                                                | 7th IEEE International<br>Advance<br>Computing Conference (IAC<br>C-2017)                                                                                    | International | 5th -7th<br>January 2017                          |
| 11 | Design of Low<br>Power and<br>Propagation Delay<br>NAND Based Flip-                                                        | 7th IEEE International<br>Advance<br>Computing Conference (IAC<br>C-2017)                                                                                    | International | 5th -7th<br>January 2017                          |

|    | Flop Using Mod-<br>GDI Technique                                                                                |                                                                                                                                                         |               |                                                         |
|----|-----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------------------------------------------------|
| 12 | Design and<br>Implementation of<br>Low Power MIL<br>STD 1553B Bus<br>Controller                                 | International Conference on<br>Micro-Electronics,<br>Electromagnetics and<br>Telecommunications<br>(ICMEET-2016)                                        | International | 6th -<br>7thJanuary<br>2017                             |
| 13 | Low power and<br>optimized Ripple<br>carry adder and<br>carry select adder<br>using MOD-GDI<br>Technique        | International Conference on<br>Micro-Electronics,<br>Electromagnetics and<br>Telecommunications<br>(ICMEET-2015)                                        | International | 18 <sup>th</sup> - 19 <sup>th</sup><br>December<br>2015 |
| 14 | MPEG-4 Motion<br>Estimation Using<br>Block Matching<br>Algorithm                                                | International Conference on<br>AerospaceElectronics,<br>&<br>Electronics,<br>&<br>Manual Instrumentation2010).(ASECI-<br>2010).                         | International | 6 <sup>th</sup> -<br>7 <sup>th</sup> January,20<br>10   |
| 15 | Fault analysis in<br>FPGA Using Phase<br>Path Method                                                            | International Conference on<br>RF and Signal Processing<br>systems (RSPS-2010)                                                                          | International | 7 <sup>th</sup> to 9 <sup>th</sup><br>January 2010      |
| 16 | Design of High<br>Speed Routers<br>using RED<br>Algorithm                                                       | Proceedings of the 2011<br>International Conference on<br>Communication, Computing<br>& Security,2011, pp- 106-109,<br>ACM ISBN: 978-1-4503-<br>0464-1. | International | 12 <sup>th</sup> -14 <sup>th</sup><br>February<br>2011  |
| 17 | VLSI Architecture<br>for the efficient<br>estimation of<br>moving<br>Components in a<br>Video Image<br>Sequence | International Conference on<br>Electronic Systems (ICES-<br>2011)                                                                                       | International | 07 <sup>th</sup> -09 <sup>th</sup><br>January 2011      |
| 18 | Implementation of<br>Dual-Core Power 5<br>Fine Grained<br>Multithreaded<br>Processor on<br>Spartan-III FPGA     | IEEEConferenceproceedingsofInternationalConferenceonDevicesandCommunication                                                                             | International | 24 <sup>th</sup> -25 <sup>th</sup><br>February<br>2011  |
| 19 | Image<br>Segmentation of a<br>Moving Image<br>Sequence using<br>Motion Vector<br>Estimation<br>Algorithm        | National Conference on<br>Advances in Communication,<br>Navigation and Computer<br>Networks (ACNCN-2012)                                                | National      | 17 <sup>th</sup> to<br>18 <sup>th</sup> March<br>2012.  |
| 20 | VLSI Architecture<br>for random early<br>Detection                                                              | National Conference on recentadvances in DSP, EmbeddedSystems,VLSI,Image                                                                                | National      | Nov 13 <sup>th</sup> -<br>14 <sup>th</sup> ,2010        |

|    | Gateways for      | Processing, Communications  |          |                                    |
|----|-------------------|-----------------------------|----------|------------------------------------|
|    | Congestion        | and Electronics Engineering |          |                                    |
|    | Avoidance.        | (DEVICE-2010)               |          |                                    |
|    | VLSI Architecture | National Conference on      | National | $3^{rd}$ - $4^{th}$                |
| 21 | for Data          | Communication Technologies  |          | December                           |
| 21 | Management in     | (NCACT-2010)                |          | 2010                               |
|    | DSP Processor     |                             |          |                                    |
|    | FPGA              | National Conference on      | National | 9 <sup>th</sup> -10 <sup>th</sup>  |
|    | Implementation of | Automation, Communication   |          | December                           |
| 22 | High Speed        | & Computing (NCACC-2010)    |          | 2010                               |
|    | Crypto-System     |                             |          |                                    |
|    | Using AES         |                             |          |                                    |
|    | Algorithm         |                             |          |                                    |
|    | Image             | National Conference on      | National | November                           |
|    | Segmentation of a | Advances in Signal          |          | 20 <sup>th</sup> -21 <sup>st</sup> |
| 23 | moving Image      | Processing(NCASP-09)        |          | ,2009.                             |
| 25 | Using Motion      | _                           |          |                                    |
|    | Vector Estimation |                             |          |                                    |
|    | Algorithm         |                             |          |                                    |

## 5.9. Sponsored research Projects:

| S.No | Title                                                                                                                                     | Agency | Period  | Grant amount       | Ongoing /<br>Completed |
|------|-------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|--------------------|------------------------|
| 1    | Development of Low<br>power and High<br>speed FPGA based<br>IP Core mini ace<br>architecture<br>compatible to Data<br>device corporation. | AICTE  | 3 YEARS | 14.35294<br>Lakhs. | Ongoing                |

5.10 Consultancy Projects:

| S.No | Title                                                                    | Agency                     | Period | Sanctioned<br>Amount | Ongoing /<br>Completed |
|------|--------------------------------------------------------------------------|----------------------------|--------|----------------------|------------------------|
| 1    | IP Core<br>Development Of<br>MIL STD 1553<br>for RT and MT<br>Terminals" | Ananth<br>Technologies Ltd | 1 YEAR | 4.24 Lakhs.          | Completed              |

## 6. Awards / Honors received:

- Dr. Sarvepalli Radha **Krishna Distinguished Scientist Award-2021** in appreciation of the dedication and commitment in Technology and Research in ECE conferred on 5th September 2021 by Center for Professional Advancement Continuous Education(CPACE).
- Executive Committee Member of Circuits and Systems Society, IEEE Hyderabad Section for 2020-21& 2021-22.
- Received Best Teacher award at ANITS for the academic year 2010-11.
- Elevated to IEEE Senior member in April 2020.
- 7. Motto: Success is not final, failure is not fatal: it is the courage to continue that count.